## 14-Channel Programmable Switchable $I^{2} C$ TFT-LCD Reference Voltage Generator with Integrated 4-Channel Static Gamma Drivers

The ISL24006 is a 14-channel programmable switchable reference voltage generator with four channels of static gamma drivers integrated, for a complete 18-channel total gamma solution for TFT-LCD displays. The 14-channel programmable switchable configuration allows switching between two gamma curves.

The ISL24006 is divided into two banks of seven generators: one designed to cover the range from $\mathrm{V}_{\text {REFL_L }}$ to $\mathrm{V}_{\text {REFL_H }}$; the remaining seven channels covering the range from $\mathrm{V}_{\text {REFU_L }}$ to $\mathrm{V}_{\text {REFU_H }}$. Each bank has its own separate high and low reference inputs, with integrated buffers (four static gamma drivers) to drive the column driver internal DAC resistor string to within 0.2 V from the top and bottom rails. An output MUX is used to switch between the two curves in less than $1 \mu \mathrm{~s}$. Switching is controlled using an external select pin.
ISL24006 includes an $I^{2} \mathrm{C}$ interface for programming the offset values.

ISL24006 is available in the 38-pin QFN package and is specified for operation over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Ordering Information

| PART <br> NUMBER | PACKAGE |  <br> REEL | PKG. DWG. \# |
| :--- | :---: | :---: | :---: |
| ISL24006IR-T7 | 38-Pin QFN | 7 " | MDP0046 |
| ISL24006IR-T13 | $38-$ Pin QFN | 13 "' | MDP0046 |
| ISL24006IRZ <br> (See Note) | $38-P i n ~ Q F N ~$ <br> (Pb-Free) | - | MDP0046 |
| ISL24006IRZ-T7 <br> (See Note) | 38-Pin QFN <br> (Pb-Free) | 7 " | MDP0046 |
| ISL24006IRZ-T13 <br> (See Note) | 38-Pin QFN <br> (Pb-Free) | $13 "$ | MDP0046 |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100\% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb-free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.

## Features

- 14-channel programmable switchable
- 4-channel static
- Fast switch time (< $1 \mu \mathrm{~s}$ )
- Programmable with 20 mV resolution
- Digital supply 3.3 V to 5 V
- Supply current of 32 mA (without load)
- Rail-to-Rail capability
- $I^{2} \mathrm{C}$ interface
- Pb-free plus anneal available (RoHS compliant)


## Applications

- TFT-LCD drive circuits
- Reference voltage generators


## Pinout

ISL24006
(38-PIN QFN)
TOP VIEW


```
Absolute Maximum Ratings \(\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)\)
```

Supply Voltage between AVDD and GND . . . . . . . . . . . . . . . . +18 V Supply Voltage between DVDD and GND lesser of $\mathrm{V}_{\mathrm{S}}$ or +7 V (max) Maximum Continuous Output Current . . . . . . . . . . . . 20mA/channel Operating Temperature $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TBD
Maximum Die Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . $+125^{\circ} \mathrm{C}$
Lead Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $+260^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. The device outputs cannot withstand shortcircuit condition for extended periods of time. To avoid damage, do not exceed absolute maximum rating of 20mA/channel.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$

Electrical Specifications $\quad A_{V D D}=15 \mathrm{~V}, \mathrm{D}_{\mathrm{VDD}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REFU_H }}=14 \mathrm{~V}, \mathrm{~V}_{\text {REFU_L }}=8.5 \mathrm{~V}, \mathrm{~V}_{\text {REFL_H }}=6.5 \mathrm{~V}, \mathrm{~V}_{\text {REFL_L }}=1 \mathrm{~V}, R_{L}=1 \mathrm{k} \Omega$ and $C_{L}=10 \mathrm{pF}$ to $1 / 2 \mathrm{~A}_{\mathrm{VDD}}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY |  |  |  |  |  |  |
| IAVDD | Supply Current | No load |  | 30 | 38 | mA |
| IDVDD | Digital Supply Current |  |  | 2.75 | 4 | mA |
| ANALOG |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | OUT1 to OUT7 | $\mathrm{V}_{\text {REFU_H }}=14 \mathrm{~V}, \mathrm{~A}_{\text {VDD }}=15 \mathrm{~V}$ | 13.94 | 13.98 | 14.02 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | OUT1 to OUT7 | $\mathrm{V}_{\text {REFU_L }}=8.5 \mathrm{~V}, \mathrm{~A}_{\text {VDD }}=15 \mathrm{~V}$ | 8.47 | 8.51 | 8.55 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | OUT8 to OUT14 | $\mathrm{V}_{\text {REFL_H }}=6.5 \mathrm{~V}, \mathrm{~A}_{\text {VDD }}=15 \mathrm{~V}$ | 6.44 | 6.48 | 6.52 | V |
| $\mathrm{V}_{\text {OL }}$ | OUT8 to OUT14 | $\mathrm{V}_{\text {REFL_L }}=1.0 \mathrm{~V}, \mathrm{~A}_{\text {VDD }}=15 \mathrm{~V}$ | 0.96 | 1.00 | 1.04 | V |
| PSRR | Power Supply Rejection Ratio | $A_{V D D}$ is moved from 14 V to 16 V | 42 | 50 |  | dB |
| $\mathrm{V}_{\mathrm{AC}}$ | Accuracy |  | -50 | 0 | +50 | mV |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current, <br> VREF(U_H, U_L, L_H, L_L) | $V_{\text {REF }}=1 / 2 \mathrm{~A}_{\mathrm{VDD}}$ |  | 2 | 50 | nA |
| REG | Load Regulation | IOUT $=5 \mathrm{~mA}$ step |  | 0.5 |  | $\mathrm{mV} / \mathrm{mA}$ |
| BG | Band Gap |  | 1.1 | 1.3 | 1.4 | V |
| SR | Slew Rate |  | 8 | 15 |  | V/us |
| ts | Settling Time | $\pm 1 / 2$ LSB |  | 1 |  | $\mu \mathrm{s}$ |
| DIGITAL |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logic 1 Input Voltage |  | $\begin{aligned} & \text { DVDD- } \\ & 20 \% \end{aligned}$ |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logic 0 Input Voltage |  |  |  | $\begin{aligned} & 20 \%{ }^{*} \\ & \text { DVDD }^{2} \end{aligned}$ | V |
| FCLK | Clock Frequency |  |  |  | 400 | kHz |
| $\mathrm{R}_{\text {SDIN }}$ | S DIN Input Resistance | SCL, SDA, STD_REG |  | 1 |  | G $\Omega$ |
| ts | Setup Time |  |  | 40 |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Hold Time |  |  | 40 |  | ns |

## Block Diagram



## Pin Descriptions

| PIN NUMBER | PIN NAME | PIN TYPE | PIN FUNCTION |
| :---: | :---: | :---: | :---: |
| 1 | OUT REFU_H | Analog Output | Analog output of $\mathrm{V}_{\text {REFU_H }}$ |
| 2, 21 | AVDD | Analog Power | Power supply for analog circuit |
| 3 | STD_REG | Logic Input | Selects mode, high = standard, low = register |
| 4 | A0 | Logic Input | $I^{2} \mathrm{C}$ device address input, bit 0 ; when LO, hex address $=74$; when HI , hex address $=75$ |
| 5 | SDA | Input/Output | $\mathrm{I}^{2} \mathrm{C}$ data |
| 6 | SCL | Logic Input | $1^{2} \mathrm{C}$ clock |
| 7 | OSC | Input/Output | Input clock reference |
| 8 | DVDD | Digital Power | Power supply for digital circuit |
| 9 | BANK_SEL | Digital Signal | Select one of two sets of gamma voltages |
| 10, 24, 25 | NC |  | Not connected |
| 28, 30, 11 | GND | GND | Ground |
| 12 | OUT REFL_L | Analog Output | Analog output of $\mathrm{V}_{\text {REFL_L }}$ |
| $\begin{gathered} 13,14,15,16,17 \\ 18,19 \end{gathered}$ | OUT8 - OUT14 | Analog Output | Analog output voltages in lower range |
| 20 | OUT REFL_H | Analog Output | Analog output of $\mathrm{V}_{\text {REFL_H }}$ |
| 22 | VREFU_H | Reference | High reference for upper seven output voltages |
| 23 | VREFU_L | Reference | Low reference for upper seven output voltages |
| 26 | VREFL_H | Reference | High reference for lower seven output voltages |
| 27 | VREFL_L | Reference | Low reference for lower seven output voltages |
| 29 | BG | Analog Bypass Pin | Decoupling capacitor for internal reference generator |
| 31 | OUT REFU_L | Analog Output | Analog output of $\mathrm{V}_{\text {REFU_L }}$ |
| $\begin{gathered} 32,33,34,35,36, \\ 37,38 \end{gathered}$ | OUT1 - OUT7 | Analog Output | Analog output voltages in upper range |



REGISTER MODE (STD/REG=Lo) WRITE MODE


## General Description

The ISL24006 provides a versatile method of providing the reference voltages that are used in setting the transfer characteristics of LCD display panels. The V/T
(Voltage/Transmission) curve of the LCD panel requires that a correction is applied to make it linear. However, if the panel is to be used in more than one application, the final curve may differ for different applications. By using the ISL24006, the $\mathrm{V} / \mathrm{T}$ curve can be changed to optimize its characteristics according to the required application of the display product.

Each of the 14 reference voltage outputs can be set with a 8bit resolution. The first half of the output buffers, OUT1 to OUT7 can be operated from $V_{\text {REFU_L }}$ to $V_{\text {REFU_H }}$. The second half OUT8 to OUT14 can swing from $V_{\text {REFL_L }}$ to $V_{\text {REFL_H }}$.

It is also possible to use the ISL24006 for applications other than LCDs where multiple voltage references are required that can be set to 8-bit accuracy.

## Digital Interface

The ISL24006 uses a simple two-wire $\mathrm{I}^{2} \mathrm{C}$ interface to program all 14 outputs. The bus line SCLK is the clock signal line and bus SDA is the bi-directional data information signal line. The ISL24006 can support a clock rate up to 400 kHz . An external pull up typically $1 \mathrm{k} \Omega$ resistor is required for each bus line.

## Start and Stop Condition

A Start condition is a high to low transition on the serial data line (SDA) line while the serial clock line (SCLK) holds high. The Stop condition is a low to high transition on the SDA line while SCLK is high. The master device always generates Start and Stop conditions. The bus is considered to be busy after the Start condition and to be free at a certain time interval after the Stop condition. The two bus lines must be high when the buses are not in use. The $I^{2} \mathrm{C}$ Timing Diagram 2 (Figure 2) shows the format.

## Data Validity

The data on the SDA line must be stable (clearly defined as HI or LO) during the HI period of the clock signal. SDA transition can only change when the clock signal on the SCLK line is LO.


## Byte Format

Every byte put along the SDA line must be eight bits long. The number of bytes that can be transmitted between a Start and Stop condition is unrestricted. Data is always transferred with the most significant bit (MSB) first.

## Acknowledge

Each byte is followed by an acknowledge bit.
When a master device is sending data (WRITE) the master puts a resistive high level on the SDA line during the acknowledge clock pulse. The peripheral that acknowledges, which is the receiver, has to pull down the SDA line during the acknowledge pulse.

When a master device is receiving data (READ) the slave puts a resistive high level on the SDA line during the acknowledge clock pulse. The master will acknowledge by pulling down the SDA line during the acknowledge pulse.

## Not Acknowledge

A Not Acknowledge (NA) is when the receiver does not pull down the SDA line during the acknowledge pulse: SDA line remains in the HI or in a high impedance state.

A Not Acknowledge is the master device's signal to the slave device to release the SDA line so the master device can generate a Stop signal on the same line. The NA indicates that data just received is the last byte of the data transfer.

## Standard Mode

When pin \#6 (STD_REG) is pulled high, the part operates in Standard Mode, which is more commonly used than the Register Mode. In the Standard Mode, the user can program all outputs in one data stream or transfer frame.
For the Standard Mode in a WRITE transfer, a master device sends data to program all the output buffers of the ISL24006. The input data byte (DATA 1) to the first channel (OUT1) is the third byte following the control byte. The second channel (OUT2) is programmed by the fourth byte (DATA 2), and so on. Each byte is followed by an acknowledge bit.

FIGURE 2. $I^{2} \mathrm{C}$ TIMING DIAGRAM 2

TABLE 1. STANDARD MODE WRITE TRANSFER

| S | ISL24006 ADDRESS + W | A | CONTROL BYTE | A | DATA 1 | A | DATA 2 | A | $\ldots$ | DATA 14 | A | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{S}=$ Start condition |  |  | CONTROL BYTE = multifunction control |  |  |  |  |  |  |  |  |  |
| $\mathrm{P}=$ Stop condition |  |  | DATA 1 = 8-bit input to DAC OUT1 |  |  |  |  |  |  |  |  |  |
| A = Acknowledge bit |  |  | DATA 2 = 8-bit input to DAC OUT2 |  |  |  |  |  |  |  |  |  |
|  |  |  | DATA 14 = 8-bit input to DAC OUT14 |  |  |  |  |  |  |  |  |  |

For the Standard mode in a READ transfer, a master device accepts data from the ISL24006. The output data byte (DATA 1) of the first channel (OUT1) is the second byte of the transfer. OUT2 output data byte is the third byte of the transfer, and so forth and so on. The ISL24006 sends an acknowledge bit after every eighth bit to tell the master device that the ISL24006 is ready to send another byte. Consequently, the master must send a Not Acknowledge, (NA) at the end of the 14th data byte to tell ISL24006 to release the SDA bus.

TABLE 2. Standard Mode READ Transfer

| S | $\begin{gathered} \text { ISL24006 } \\ \text { ADDRESS + R } \end{gathered}$ | A | DATA 1 | A | DATA 2 | A | ... | $\begin{gathered} \text { DATA } \\ 14 \end{gathered}$ | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S = Start condition |  | A = Acknowledge |  |  |  |  |  |  |  |
| $\mathrm{P}=$ Stop condition |  | NA = Not Acknowledge |  |  |  |  |  |  |  |
|  |  | DATA 1 = 8-bit input to DAC OUT1 |  |  |  |  |  |  |  |
|  |  | DATA $2=8$-bit input to DAC OUT2 |  |  |  |  |  |  |  |
|  |  | DATA 14 = 8-bit input to DAC OUT14 |  |  |  |  |  |  |  |

See Timing Diagram 1 (Figure 1) for detailed formats.

## Devices Address and W/R Bit

Data transfers follow the format shown in Timing Diagram 1. After the Start condition, a first byte is sent which contains the Device Address and write/read bit. This address is a 7-bit long device address and only two device addresses hex (74) and hex (75) in binary, bin (111010) and bin (111011) are allowed for the ISL24006. The first 6 bits (A6 to A1, MSBs) of the device address have been factory programmed and are always 111010. Only the least significant bit (LSB) A0 is allowed to change the logic state. This LSB is controlled externally on the pin \#4, A0. When pulled high to DVDD, the LSB of the device address is high and thus the address is hex (75) or in binary bin (1110101). When pulled low to GND, the LSB of the device address low and thus the address is hex (74) or in binary 1110100. Since the device address has to be unique in the $\mathrm{I}^{2} \mathrm{C}$ bus line, a maximum of two ISL24006 may be used on the same bus at one time.

The ISL24006 monitors the bus continuously and waiting for the Start condition followed by the device address. When the device recognizes its device address, it will start to accept data. The eighth bit (W/R) following the device address indicates the data direction. A "0" is a Write transmission; a master device will send data to the ISL24006 to set or
program a desired reference voltage. A "1" indicates a Read transmission; the master device will receive data from the ISL24006 to read the previous data the voltage reference was set or programmed.

## Control Byte

The multi-function control byte contains information that selects the memory bank (bankA, or bankB), and operation (output, read, or write). It also controls the OSC pin function (external or internal).

TABLE 3. Control Byte

| C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | X | X | 0 | 0 | 0 | 0 |


| C 0 | $=" 0 "$ bypass oscillator |
| ---: | :--- |
|  | $=" 1 " 3.5 \mu \mathrm{~s}$ lagging |
| $\mathrm{C} 1 \quad$ | $=" 0 "$ write data to bankA (default) |
|  | $=" 1 "$ write data to bankB |
| $\mathrm{C} 2 \quad$ | $=" 0 "$ read data from bankA (default) |
|  | $=" 1 "$ read data from bankB |
| $\mathrm{C} 3 \quad$ | $=" 0 "$ internal oscillator (default) |
|  | $=" 1 "$ external oscillator |

The second bit, C1, selects which bank to write to. A "0" selects bankA. A "1" selects bankB. C1 is a "don't care" on a read mode.

The third bit, C2, selects which bank to read from. A "0" selects bankA. A "1" selects bankB. C2 is a "don't care" on a write mode.

The fourth bit, C3, selects the function of the OSC pin. A "0" selects the internal oscillator. When the internal oscillator is selected, the OSC pin acts as an output pin. It generates a square wave with a frequency of typically 20 kHz where multiple chips can be synchronized. A "1" selects an external oscillator. When the external oscillator is selected, the OSC pin acts an input pin. Multiple chips can be synchronized to an external oscillator. The external frequency or refresh rate can be synchronized up to 200 kHz typically.
The rest of the bits (C4-C7) in the control byte are "don't cares".

## Data Byte

Data Bytes are the input code data to the 8 -bit DACs. Most significant bits are clocked in first. These data bytes determine the output voltages of the ISL24006.

TABLE 4.

| $\mathbf{b}_{\mathbf{7}}$ | $\mathbf{b}_{\mathbf{6}}$ | $\mathbf{b}_{\mathbf{5}}$ | $\mathbf{b}_{\mathbf{4}}$ | $\mathbf{b}_{\mathbf{3}}$ | $\mathbf{b}_{\mathbf{2}}$ | $\mathbf{b}_{\mathbf{1}}$ | $\mathbf{b}_{\mathbf{0}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 1 | 1 | 1 | 0 | 0 |  |

## Ideal Transfer Function Example

Given a typical voltage applied to $\mathrm{V}_{\text {REFU_H }}$ and $\mathrm{V}_{\text {REFU_L }}$ :
$V_{\text {REF U_H }}=14 \mathrm{~V}$
$\mathrm{V}_{\text {REF U_L }}=8.5 \mathrm{~V}$
$R=\frac{14 \mathrm{~V}-8.5 \mathrm{~V}}{256}=21.5 \mathrm{mV}$
$\mathrm{V}_{\text {REF L_H }}=6.5 \mathrm{~V}$
$V_{\text {REF L_L }}=1 V$
$R=\frac{6.5 \mathrm{~V}-1 \mathrm{~V}}{256}=21.5 \mathrm{mV}$

TABLE 5.

| BINARY INPUT | DECIMAL | VOUT1 (V) | VOUT14 (V) |
| :--- | :---: | :---: | :---: |
| 00000000 | 0 | 8.5 | 1 |
| 00000001 | 1 | 8.521484 | 1.021484 |
| 00000011 | 3 | 8.564453 | 1.064453 |
| 00000111 | 7 | 8.650391 | 1.150391 |
| 00001111 | 15 | 8.822266 | 1.322266 |
| 00011111 | 31 | 9.166016 | 1.666016 |
| 00111111 | 127 | 9.853516 | 2.353516 |
| 01111111 | 255 | 13.97852 | 6.478516 |
| 11111111 |  |  | 3.728516 |

## Clock Oscillator

The ISL24006 require an internal clock or external clock to refresh its outputs. The outputs are refreshed at the falling OSC clock edges. The output refreshed switches open at the rising edges of the OSC clock. The driving load shouldn't be changed at the rising edges of the OSC clock. Otherwise, it will generate a voltage error at the outputs. This clock may be input or output via the clock pin labelled OSC. The internal clock is provided by an internal oscillator running at approximately 21 kHz and can be output to the OSC pin. In a two-chip system, if the driving loads are stable, one chip may be programmed to use the internal oscillator; then the OSC pin will output the clock from the internal oscillator. The second chip may have the OSC pin connected to this clock source.

For transient load application, the external clock mode should be used to ensure all functions are synchronized together. The positive edge of the external clock to the OSC pin should be timed to avoid the transient load effect.

The Application Drawing shows the LCD H rate signal used, here the positive clock edge is timed to avoid the transient load of the column driver circuits. After power on, the chip will default with the internal oscillator mode. At this time, the OSC pin will be in a high impedance condition to prevent contention.

## Channel Outputs

Each of the channel outputs has a rail-to-rail buffer. This enables all channels to have the capability to drive to within 50 mV of the power rails (see Electrical Characteristics for details).
When driving large capacitive loads, a series resistor should be placed in series with the output. (Usually between $5 \Omega$ and $50 \Omega$ ).

Each of the channels is updated on a continuous cycle. The time for the new data to appear at a specific output will depend on the exact timing relationship of the incoming data to this cycle.

## Power-On Sequencing

At power-on, make sure that $\mathrm{A}_{\text {VDD }} \geq \mathrm{D}_{\text {VDD }}-0.5 \mathrm{~V}$ to prevent the ESD diode between $A_{V D D}$ and $D_{V D D}$ from driving too much current. If $D_{V D D}$ comes on first, leave $A_{V D D}$ floating. Do not ground AvDD.

## Power Dissipation

With the 30 mA maximum continues output drive capability for each channel, it is possible to exceed the $125^{\circ} \mathrm{C}$ absolute maximum junction temperature. Therefore, it is important to calculate the maximum junction temperature for the application to determine if load conditions need to be modified for the part to remain in the safe operation.

The maximum power dissipation allowed in a package is determined according to:
$P_{\text {DMAX }}=\frac{T_{\text {JMAX }}-T_{\text {AMAX }}}{\Theta_{\text {JA }}}$
where:

- $\mathrm{T}_{\text {JMAX }}=$ Maximum junction temperature
- TAMAX $=$ Maximum ambient temperature
- $\theta_{\mathrm{JA}}=$ Thermal resistance of the package
- $P_{\text {DMAX }}=$ Maximum power dissipation in the package

The maximum power dissipation actually produced by the IC is the total quiescent supply current times the total power supply voltage and plus the power in the IC due to the loads.
$\mathrm{P}_{\text {DMAX }}=\mathrm{A}_{\text {VDD }} \times \mathrm{I}_{\text {AVDD }}+\Sigma\left[\left(\mathrm{A}_{\text {VDD }}-\mathrm{V}_{\text {OUT }} \mathrm{i}\right) \times \mathrm{I}_{\text {LOAD }} \mathrm{i}\right]$
when sourcing, and:
$\mathrm{P}_{\text {DMAX }}=\mathrm{A}_{\text {VDD }} \times \mathrm{I}_{\text {AVDD }}+\Sigma\left(\mathrm{V}_{\text {OUT }}{ }^{\mathrm{i} \times \mathrm{I}_{\text {LOAD }}}{ }^{\mathrm{i}}\right)$
when sinking.
Where:

- $\mathrm{i}=1$ to total 14
- $A_{V D D}=$ Supply voltage
- $I_{\text {AVDD }}=$ Quiescent current
- $\mathrm{V}_{\text {OUT }} \mathrm{i}=$ Output voltage of the i channel
- LLOAD $^{\text {i }}=$ Load current of the i channel

By setting the two $P_{\text {DMAX }}$ equations equal to each other, we can solve for the $R_{\text {LOAD }}$ s to avoid the device overheat. The package power dissipation curves provide a convenient way to see if the device will overheat.

## Power Supply Bypassing and Printed Circuit

## Board Layout

Good printed circuit board layout is necessary for optimum performance. A low impedance and clean analog ground plane should be used for the ISL24006. The traces from the two ground pins to the ground plane must be very short. The thermal pad should be connected to the analog ground plane. Lead length should be as short as possible and all power supply pins must be well bypassed. A $0.1 \mu \mathrm{~F}$ ceramic capacitor must be placed very close to the $A_{V D D}, V_{\text {REFU_H }}$, $V_{\text {REFU_L }}, V_{\text {REFL_H }}, V_{\text {REFL_L }}$, and BG pins. A $4.7 \mu F$ local bypass ceramic capacitor should be placed to the AVDD, $\mathrm{V}_{\text {REFU_H }}, \mathrm{V}_{\text {REFU_L }}, \mathrm{V}_{\text {REFL_H }}, \mathrm{V}_{\text {REFL_L }}$ pins.

## Package Outline Drawing



NOTE: The package drawing shown here may not be the latest version. To check the latest revision, please reter to the Intersil website at http://www.intersil.com/design/packages/index.asp

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

